MMU description » History » Revision 118
« Previous |
Revision 118/132
(diff)
| Next »
Andrei Tatarnikov, 01/29/2015 03:02 PM
MMU Description¶
By Alexander Kamkin and Taya Sergeeva
- Table of contents
- MMU Description
A memory management unit (MMU) is known to be one of the most complex and error-prone components of a modern microprocessor. MicroTESK has a special subsystem, called MMU subsystem, intended for (1) specifying memory devices and (2) deriving testing knowledge from such specifications. The subsystem provides unified facilities for describing memory buffers (like L1 and L2 caches, translation look-aside buffers (TLBs), etc.) as well as a means for connecting several buffers into a memory hierarchy.
Grammar¶
startRule : declaration* EOF! ; declaration : address | segment | buffer | mmu ;
The expression syntax is derived from nML/Sim-nML (see Sim-nML Language Reference).
Address Description (address)¶
A buffer is accessed by an address, which is typically a bit vector of a fixed length (width). Different buffers are allowed to have a common address space (e.g., L1 and L2 are usually both addressed by physical addresses). However, in general case, each buffer has its own domain.
An address space is described using a keyword address
. The description includes the address type identifier and the address width. The latter is specified in brackets. Its value should be non-negative (zero-length addresses are permitted).
Grammar¶
address : ''address'' addressTypeID ''('' expr '')'' ;
Examples¶
// A 64-bit virtual address (VA). address VA(64)
// A 36-bit physical address (PA). address PA(36)
Address Space Segment Description (segment)¶
An address space segment is specified using the segment
keyword. A segment is associated with a specific address type. It is possible to specify any number (≥ 0) of segments (with different names) for one address type. Each segment is characterized by its identifier and address range. Different segments should have different names, but address ranges are allowed to overlap, and moreover, to be the same.
Grammar¶
segment : ''segment'' segmentID ''('' argumentID '':'' addressTypeID '')'' ''range'' ''='' ''('' expr '','' expr '')'' ;
Examples¶
segment USEG (va: VA) range = (0x0000000000000000, 0x000000007fffffff)
Buffer Description (buffer)¶
A buffer is described using a keyword buffer
. The description specifies a set of parameters, including ways
, sets
, entry
, index
, match
and policy
. All of the parameters except index
(if sets = 1
) and policy
are obligatory.
Grammar¶
buffer : ''buffer'' bufferTypeID ''('' addressArgID '':'' addressTypeID '')'' (bufferParameter)* ; bufferParameter : ways | sets | entry | index | match | policy ;
Buffer Associativity (ways)¶
The ways
parameter specifies the buffer associativity (the number of lines in a set). The parameter is obligatory; its value should be positive.
Grammar¶
ways : ''ways'' ''='' expr ;
Buffer Length (sets)¶
The sets
parameter specifies the buffer length (the number of sets a cache). The parameter is obligatory; its value should be positive.
Grammar¶
sets : ''sets'' ''='' expr ;
Buffer Line Format (entry)¶
The entry
parameter specifies the buffer line format (a number of named fields). Any number (≥ 0) of formats (with different names) can be specified for one buffer.
A field has three attributes: a name, a width and, optionally, an initial value.
Grammar¶
format : ''entry'' formatID ''='' ''('' field ('','' field)* '')'' ; field : fieldID '':'' expr (''='' expr)? ;
Buffer Index Function (index)¶
The index
parameter specifies the address-to-index function, which maps an address into the set index. The function may be omitted if the number of sets is 1
.
Grammar¶
index : ''index'' ''='' expr ;
Buffer Match Predicate (match)¶
The match
parameter specifies the address-line match predicate, which checks if an address matches a line. The parameter is obligatory.
Grammar¶
index : ''match'' ''='' expr ;
Buffer Data Replacement Policy (policy)¶
The policy
parameters specifies the data replacement (eviction) policy. The parameter is optional. The list of supported policies includes: RANDOM
, FIFO
, PLRU
and LRU
.
Grammar¶
policy : ''policy'' ''='' policyID ;
Examples¶
// A 4-way set associative cache (L1) addressed by physical addresses (PA). buffer L1(addr: PA) // The cache associativity. ways = 4 // The number of sets. sets = 128 // The line format. entry = ( V : 1 = 0, // The validity flag (by default, the line is invalid). TAG : 24, // The tag (the <35..12> address bits). DATA : 256 // The data (4 double words). ) // The address-to-index function (example: using address fields). index = addr.INDEX // The address-line predicate (example: using address bits). match = addr<35..12> == LINE.TAG // The data replacement policy (example: using predefined policy LRU - Least Recently Used). policy = LRU
Memory Description (memory)¶
A memory is described using a keyword memory
. The description includes two obligatory parameters read
and write
.
Grammar¶
memory : ''memory'' memoryTypeID ''('' addressTypeID addressArgID '')'' (memoryParameter)* ; memoryParameter : read | write ;
Memory Read Action (read)¶
The read
parameter specifies the read action, which is a sequence of statements describing how the read operation is to be performed (by means of data transfers between buffers). The parameter is obligatory.
Grammar¶
read : ''read'' ''='' ''{'' sequence ''}'' ;
Memory Write Action (write)¶
The write
parameter specifies the read action, which is a sequence of statements describing how the write operation is to be performed (by means of data transfers between buffers). The parameter is obligatory.
Grammar¶
write : ''write'' ''='' ''{'' sequence ''}'' ;
Examples¶
// A memory unit addressed by virtual addresses (VA). memory Memory(VA addr) // The read action. read = { // Some statements. ... } // The write action. write = { // Some statements. ... }
Updated by Andrei Tatarnikov almost 10 years ago · 132 revisions